June 2005



# LMH6572 Triple 2:1 High Speed Video Multiplexer General Description Features

The LMH<sup>TM</sup>6572 is a high performance analog mulitplexer optimized for professional grade video and other high fidelity high bandwidth analog applications. The LMH6572 provides a 290MHz bandwidth at 2 V<sub>PP</sub> output signal levels. The 140 MHz of .1 dB bandwidth and a 1500 V/µs slew rate make this part suitable for High Definition Television (HDTV) and High Resolution Multimedia Video applications.

The LMH6572 supports composite video applications with its 0.02% and 0.02° differential gain and phase errors for NTSC and PAL video signals while driving a single, back terminated 75 $\Omega$  load. The LMH6572 can deliver 80 mA linear output current for driving multiple video load applications.

The LMH6572 has an internal gain of 2 V/V (+6 dBv) for driving back terminated transmission lines at a net gain of 1 V/V (0 dBv).

The LMH6572 is available in the SSOP package.

**Connection Diagram** 

- 350 MHz, 250 mV -3 dB bandwidth
- 290 MHz, 2 V<sub>PP</sub> –3 dB bandwidth
- 10 ns channel switching time
- 90 dB channel to channel isolation @ 5 MHz
- 0.02%, 0.02° diff. gain, phase
- .1 dB gain flatness to 140 MHz
- 1400 V/µs slew rate
- Wide supply voltage range: 6V (±3V) to 12V (±6V)
- -78 dB HD2 @ 10 MHz
- –75 dB HD3 @ 10 MHz

# **Applications**

- RGB video router
- Multi-input video monitor
- Fault tolerant data switch

# **Truth Table**

| SEL | ĒN | OUT     |
|-----|----|---------|
| 0   | 0  | CH 1    |
| 1   | 0  | CH 0    |
| Х   | 1  | Disable |



Top View

# **Ordering Information**

| Package     | Part Number | Package Marking | Transport Media         | NSC Drawing |
|-------------|-------------|-----------------|-------------------------|-------------|
| 16-Pin SSOP | LMH6572MQ   |                 | 95 Units/Rail           | MOA16       |
|             | LMH6572MQX  |                 | 2.5 Units Tape and Reel | IVIQATO     |

LMH<sup>™</sup> is a trademark of National Semiconductor Corporation.

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance                                     | (Note 4)        |
|---------------------------------------------------|-----------------|
| Human Body Model                                  | 2000V           |
| Machine Model                                     | 200V            |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 13.2V           |
| I <sub>OUT</sub> (Note 3)                         | 130 mA          |
| IInput Voltage Range                              | ±V <sub>S</sub> |
| Maximum Junction Temperature                      | +150°C (Note 4) |
| Storage Temperature Range                         | –65°C to +150°C |

# **±5V Electrical Characteristics**

Unless otherwise specified,  $V_{S}$  = ±5V,  $R_{L}$  = 100 $\Omega$  .

| Soldering Information           |       |
|---------------------------------|-------|
| Infrared or Convection (20 sec) | 235°C |
| Wave Soldering (10 sec)         | 260°C |

# Operating Ratings (Note 1)

| Operating Temperature | –40°C           | to | 85°C                   |
|-----------------------|-----------------|----|------------------------|
| Supply Voltage Range  | age Range 6V to |    |                        |
| Thermal Resistance    |                 |    |                        |
| Package               | $(\theta_{JA})$ |    | $(\theta_{\text{JC}})$ |
| 16-Pin SSOP 125°      |                 | /  | 36°C/W                 |

| Symbol     | Parameter                                      | Conditions(Note 2)                                            | Min             | Тур  | Max                 | Units  |
|------------|------------------------------------------------|---------------------------------------------------------------|-----------------|------|---------------------|--------|
| Frequenc   | Frequency Domain Performance                   |                                                               |                 |      |                     |        |
| SSBW       | -3 dB Bandwidth                                | $V_{OUT} = 0.25 V_{PP}$                                       |                 | 350  |                     | MHz    |
| LSBW       | -3 dB Bandwidth (Note 6)                       | $V_{OUT} = 2 V_{PP}$                                          | 250             | 290  |                     | MHz    |
| .1 dBBW    | . 1 dB Bandwidth                               | $V_{OUT} = 0.25 V_{PP}$                                       |                 | 140  |                     | MHz    |
| DG         | Differential Gain                              | $R_{L} = 150\Omega$ , f=4.43 MHz                              |                 | 0.02 |                     | %      |
| DP         | Differential Phase                             | $R_{L} = 150\Omega$ , f=4.43 MHz                              |                 | 0.02 |                     | deg    |
| Time Dom   | nain Response                                  |                                                               |                 |      |                     |        |
| TRS        | Channel to Channel Switching Time              | Logic transition to 90% output                                |                 | 10   |                     | ns     |
|            | Enable and Disable Times                       | Logic transition to 90% or 10% output.                        |                 | 11   |                     | ns     |
| TRL        | Rise and Fall Time                             | 2V Step                                                       |                 | 1.5  |                     | ns     |
| TSS        | Settling Time to 0.05%                         | 2V Step                                                       |                 | 17   |                     | ns     |
| OS         | Overshoot                                      | 4V Step                                                       |                 | 5    |                     | %      |
| SR         | Slew Rate(Note 6)                              | 4V Step                                                       | 1200            | 1400 |                     | V/µs   |
| Distortion | 1                                              |                                                               |                 |      |                     |        |
| HD2        | 2 <sup>nd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 10 MHz                                    |                 | -78  |                     | dBc    |
| HD3        | 3 <sup>rd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 10 MHz                                    |                 | -75  |                     | dBc    |
| IMD        | 3 <sup>rd</sup> Order Intermodulation Products | 10 MHz, Two tones 2Vpp at output                              |                 | -80  |                     | dBc    |
| Equivalen  | it Input Noise                                 |                                                               |                 | •    |                     | •      |
| VN         | Voltage                                        | >1 MHz, Input Referred                                        |                 | 5    |                     | nV √Hz |
| ICN        | Current                                        | >1 MHz, Input Referred                                        |                 | 5    |                     | pA/√Hz |
| Static, DC | Performance                                    |                                                               |                 |      |                     |        |
| GAIN       | Voltage Gain                                   |                                                               |                 | 2.0  |                     | V/V    |
|            | Gain Error(Note 5)                             | No load, with respect to nominal gain of 2.00 V/V.            |                 | ±0.3 | ±0.5<br><b>±0.7</b> | %      |
|            | Gain Error                                     | $R_{L} = 50\Omega$ , with respect to nominal gain of 2.00 V/V |                 | 0.3  |                     | %      |
| VIO        | Output Offset Voltage (Note 5)                 | $V_{IN} = 0V$                                                 |                 | 1    | ±14<br><b>±17.5</b> | mV     |
| DVIO       | Average Drift                                  |                                                               |                 | 27   |                     | μV/°C  |
| IBN        | Input Bias Current (Notes 7, 5)                | $V_{IN} = 0V$                                                 |                 | -1.4 | ±2.8<br><b>±3.5</b> | μA     |
| DIBN       | Average Drift                                  |                                                               |                 | 7    |                     | nA/°C  |
| PSRR       | Power Supply Rejection Ratio<br>(Note 5)       | DC, Input referred                                            | 50<br><b>48</b> | 54   |                     | dB     |

## ±5V Electrical Characteristics (Continued)

Unless otherwise specified,  $V_{S} = \pm 5V$ ,  $R_{L} = 100\Omega$ 

| Symbol    | Parameter                                      | Conditions(Note 2)                                             | Min                   | Тур   | Max                | Units |
|-----------|------------------------------------------------|----------------------------------------------------------------|-----------------------|-------|--------------------|-------|
| ICC       | Supply Current (Note 5)                        | No load                                                        | 20                    | 23    | 25<br>28 5         | mA    |
|           | Supply Current Disabled(Nets 5)                | No.load                                                        | -                     | 20    | 20.0               | m۸    |
|           | Supply Current Disabled(Note 5)                | No load                                                        |                       | 2.0   | 2.2                | IIIA  |
| VIH       | Logic High Threshold(Note 5)                   | Select & Enable Pins                                           | 2.0                   |       |                    | V     |
| VIL       | Logic Low Threshold (Note 5)                   | Select & Enable Pins                                           |                       |       | 0.8                | V     |
| liL       | Logic Pin Input Current Low(Note 7)            | Logic Input = 0V                                               |                       | -1    | ±2.5<br><b>±10</b> | μA    |
| liH       | Logic Pin Input Current High(Note 7)           | Logic Input = 2.0V                                             | 112<br><b>100</b>     | 150   | 200<br><b>210</b>  | μA    |
| Miscellan | eous Performance                               |                                                                | <b>I</b>              | II    |                    |       |
| RF        | Internal Feedback and Gain Set resistor Values |                                                                | 650<br><b>620</b>     | 800   | 940<br><b>1010</b> | Ω     |
| RODIS     | Disabled Output Resistance                     | Internal Feedback and Gain Set resistors in series to ground.  | 1.3                   | 1.6   | 1.88               | kΩ    |
| RIN+      | Input Resistance                               |                                                                |                       | 100   |                    | kΩ    |
| CIN       | Input Capacitance                              |                                                                |                       | 0.9   |                    | pF    |
| ROUT      | Output Resistance                              |                                                                |                       | 0.26  |                    | Ω     |
| VO        | Output Voltage Range                           | No load                                                        | ±3.83<br><b>±3.80</b> | ±3.9  |                    | V     |
| VOL       | -                                              | R <sub>L</sub> = 100Ω                                          | ±3.52<br>± <b>3.5</b> | ±3.53 |                    | V     |
| CMIR      | Input Voltage Range                            |                                                                | ±2                    | ±2.5  |                    | V     |
| 10        | Linear Output Current (Notes 5, 7)             | $V_{IN} = 0V,$                                                 | +70<br>-40            | ±80   |                    | mA    |
| ISC       | Short Circuit Current                          | $V_{IN} = \pm 2V$ , Output shorted to ground                   |                       | ±230  |                    | mA    |
| XTLK      | Channel to Channel Crosstalk                   | V <sub>IN</sub> = 2 V <sub>PP</sub> @5 MHz                     |                       | -90   |                    | dBc   |
| XTLK      | Channel to Channel Crosstalk                   | V <sub>IN</sub> = 2 V <sub>PP</sub> @ 100 MHZ                  |                       | -54   |                    | dBc   |
| XTLK      | All Hostile Crosstalk                          | In A, C. Out B, V <sub>IN</sub> = 2 V <sub>PP</sub> @ 5<br>MHz |                       | -95   |                    | dBc   |

| Symbol     | Parameter                           | Conditions(Note 2)                | Min | Тур  | Max | Units |
|------------|-------------------------------------|-----------------------------------|-----|------|-----|-------|
| Frequenc   | y Domain Performance                |                                   |     |      |     |       |
| SSBW       | -3 dB Bandwidth                     | $V_{OUT} = 0.25 V_{PP}$           |     | 360  |     | MHz   |
| LSBW       | -3 dB Bandwidth                     | $V_{OUT} = 2.0 V_{PP}$            |     | 270  |     | MHz   |
| .1 dBBW    | .1 dB Bandwidth                     | $V_{OUT} = 0.5 V_{PP}$            |     | 80   |     | MHz   |
| GFP        | Peaking                             | DC to 200 MHz                     |     | 0.3  |     | dB    |
| DG         | Differential Gain                   | R <sub>L</sub> = 150Ω, f=4.43 MHz |     | 0.02 |     | %     |
| DP         | Differential Phase                  | R <sub>L</sub> = 150Ω, f=4.43 MHz |     | 0.03 |     | deg   |
| Time Don   | nain Response                       |                                   | ·   |      |     | •     |
| TRS        | Rise and Fall Time                  | 2V Step                           |     | 2.0  |     | ns    |
| TSS        | Settling Time to 0.05%              | 2V Step                           |     | 15   |     | ns    |
| OS         | Overshoot                           | 2V Step                           |     | 5    |     | %     |
| SR         | Slew Rate                           | 2V Step                           |     | 1000 |     | V/µs  |
| Distortion | I                                   | ·                                 | ·   |      |     |       |
| HD2        | 2 <sup>nd</sup> Harmonic Distortion | 2 V <sub>PP</sub> , 10MHz         |     | -70  |     | dBc   |

### ±3.3V Electrical Characteristics (Continued)

Unless otherwise specified,  $V_S = \pm 3.3V$ ,  $R_L = 100\Omega$ .

| Symbol     | Parameter                                      | Conditions(Note 2)                    | Min | Тур  | Max | Units |
|------------|------------------------------------------------|---------------------------------------|-----|------|-----|-------|
| HD3        | 3 <sup>rd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 10MHz             |     | -74  |     | dBc   |
| IMD        | 3 <sup>rd</sup> Order Intermodulation Products | 10 MHz, Two tones 2Vpp at output      |     | -79  |     | dBc   |
| Static, DC | Performance                                    |                                       |     |      |     |       |
| GAIN       | Voltage Gain                                   |                                       |     | 2.0  |     | V/V   |
| VIO        | Output Offset Voltage                          | V <sub>IN</sub> = 0V                  |     | 1    |     | mV    |
| DVIO       | Average Drift                                  |                                       |     | 36   |     | µV/°C |
| IBN        | Input Bias Current (Note 7)                    | $V_{IN} = 0V$                         |     | 2    |     | μA    |
| DIBN       | Average Drift                                  |                                       |     | 24   |     | nA/°C |
| PSRR       | Power Supply Rejection Ratio                   | DC, Input Referred                    |     | 54   |     | dB    |
| ICC        | Supply Current                                 | R <sub>L</sub> = ∞                    |     | 20   |     | mA    |
| VIH        | Logic High Threshold                           | Select & Enable Pins                  |     |      | 1.3 | V     |
| VIL        | Logic Low Threshold                            | Select & Enable Pins                  | 0.4 |      |     | V     |
| Miscellane | ous Performance                                |                                       |     |      | •   |       |
| RIN+       | Input Resistance                               |                                       |     | 100  |     | kΩ    |
| CIN        | Input Capacitance                              |                                       |     | 0.9  |     | pF    |
| ROUT       | Output Resistance                              |                                       |     | 0.27 |     | Ω     |
| VO         | Output Voltage Range                           | No load                               |     | ±2.5 |     | V     |
| VOL        |                                                | R <sub>L</sub> = 100Ω                 |     | ±2.2 |     | V     |
| CMIR       | Input Voltage Range                            |                                       |     | ±1.2 |     | V     |
| IO         | Linear Output Current                          | $V_{IN} = 0V$                         |     | ±60  |     | mA    |
| ISC        | Short Circuit Current                          | $V_{IN} = \pm 1V$ , Output shorted to |     | ±150 |     | mA    |
|            |                                                | ground                                |     |      |     |       |
| XTLK       | Channel to Channel Crosstalk                   | 5 MHz                                 |     | -90  |     | dBc   |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.

**Note 2:** Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self heating where  $T_J > T_A$ . See Applications Section for information on temperature de-rating of this device. Min/Max ratings are based on product testing, characterization and simulation. Individual parameters are tested as noted.

Note 3: The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations. See the Power Dissipation section of the Application Section for more details. A short circuit condition should be limited to 5 seconds or less.

Note 4: Human Body Model 1.5 k $\Omega$  in series with 100 pF. Machine Model 0 $\Omega$  In series with 200 pF

Note 5: Parameters guaranteed by electrical testing at 25° C.

Note 6: Parameters guaranteed by design.

Note 7: Positive Value is current into device.







**Typical Performance Characteristics** Unless otherwise specified,  $V_s = \pm 5V$ ,  $R_L = 100\Omega$ . (Continued)



# **Application Notes**

#### **GENERAL INFORMATION**

The LMH6572 is a high-speed triple 2:1 multiplexer, optimized for very high speed and low distortion. With a fixed gain of 2 and excellent AC performance, the LMH6572 is ideally suited for switching high resolution, presentation grade video signals. The LMH6572 has no internal ground reference. Single or split supply configurations are both possible. The LMH6572 features very high speed channel switching and disable times. When disabled the LMH6572 output is high impedance, making multiplexer expansion possible by combining multiple devices.



FIGURE 1. Typical Application

#### VIDEO PERFORMANCE

The LMH6572 has been designed to provide excellent performance with production quality video signals in a wide variety of formats such as HDTV and High Resolution VGA. Best performance will be obtained with back-terminated loads. The back termination reduces reflections from the transmission line and effectively masks transmission line and other parasitic capacitances from the amplifier output stage.*Figure 1* shows a typical configuration for driving a 75 $\Omega$  cable. The output buffer is configured for a gain of 2, so using back terminated loads will give a net gain of 1.

#### SINGLE SUPPLY OPERATION

The LMH6572 uses mid-supply referenced circuits for the select and disable pins. In order to use the LMH6572 in single supply configuration, it is necessary to use a circuit similar to *Figure 2*. In this configuration the logical inputs are compatible with high breakdown open collector TTL, or open drain CMOS logic. In addition, the default logic state is reversed since there is a pull-up resistor on those pins. Single supply operation also requires the input to be biased to within the common mode input range of roughly  $\pm 2V$  from the mid-supply point.



FIGURE 2. Single Supply Application

#### GAIN ACCURACY

The gain accuracy of the LMH6572 is accurate to ±0.5% (0.3% typical) and stable over temperature. The internal gain setting resistors,  $\rm R_F$  and  $\rm R_G$ , match very well; however, over process and temperature their absolute value will change.

#### EXPANDING THE MULTIPLEXER

It is possible to build higher density multiplexers by paralleling several LMH6572s. *Figure 3* shows a 4:1 RGB MUX using two LMH6572s:

### Application Notes (Continued)





If it is important in the end application to make sure that no two inputs are presented to the output at the same time, an optional delay block can be added prior to the  $\overline{\text{ENABLE}}(\overline{\text{EN}})$  pin of each device, as shown. *Figure 4* shows one possible approach to this delay circuit. The delay circuit shown will delay  $\overline{\text{ENABLE}}$ 's H to L transitions (R<sub>1</sub> and C<sub>1</sub> decay) but will not delay its L to H transition.



FIGURE 4. Delay Circuit Implementation

 $\rm R_2$  should be kept small compared to  $\rm R_1$  in order to not reduce the  $\rm \overline{ENABLE}$  voltage and to produce little or no delay to the  $\rm \overline{ENABLE}$  L to H transition.

With the ENABLE pin putting the output stage into a high impedance state, several LMH6572's can be tied together to form a larger input MUX. However, there is a slight loading effect on the active output caused by the off-channel feedback and gain set resistors, as shown in *Figure 5. Figure 5* is assuming there are 4 LMH6572 devices tied together to form



a triple 8:1 MUX. With the internal resistors valued at ap-



An alternate approach would be to tie the outputs directly together and let all devices share a common back termination resistor in order to alleviate the gain error issue above.

## Application Notes (Continued)

The drawback in this case is the increased capacitive load presented to the output of each LMH6572 due to the offstate capacitance of the LMH6572.

# **Other Applications**

The LMH6572 may be utilized in systems that involve a single RGB channel as well whenever there is a need to switch between different "flavors" of a single RGB input. Here are some examples:

- 1. RGB positive polarity, negative polarity switch
- 2. RGB full resolution, high-pass filter switch

In each of these applications, the same RGB input occupies one set of inputs to the LMH6572 and the other "flavor" would be tied to the other input set.

#### DRIVING CAPACITIVE LOADS

Capacitive output loading applications will benefit from the use of a series output resistor. *Figure 6* shows the use of a series output resistor,  $R_{OUT}$ , to stabilize the amplifier output under capacitive loading. Capacitive loads of 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation. *Figure 7*gives a recommended value for selecting a series output resistor for mitigating capacitive loads. The values suggested in the charts are selected for .5 dB or less of peaking in the frequency response. This gives a good compromise between settling time and bandwidth. For applications where maximum frequency response is needed and some peaking is tolerable, the value of  $R_{OUT}$  can be reduced slightly from the recommended values.



FIGURE 6. Decoupling Capacitive Loads



FIGURE 7. Recommended R<sub>OUT</sub> vs. Capacitive Load



FIGURE 8. Frequency Response vs. Capacitive Load

#### LAYOUT CONSIDERATIONS

Whenever questions about layout arise, use the LMH730151 evaluation board as a guide. To reduce parasitic capacitances, ground and power planes should be removed near the input and output pins. For long signal paths controlled impedance lines should be used, along with impedance matching elements at both ends. Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each rail to ground are applied in pairs. The larger electrolytic bypass capacitors can be located farther from the device; however, the smaller ceramic capacitors should be placed as close to the device as possible. In *Figure 1* and *Figure 2*, the capacitor between V<sup>+</sup> and V<sup>-</sup> is optional, but is recommended for best second harmonic distortion. Another way to enhance performance is to use pairs of .01  $\mu$ F and .1  $\mu$ F ceramic capacitors for each supply bypass.

#### POWER DISSIPATION

The LMH6572 is optimized for maximum speed and performance in the small form factor of the standard SSOP package. To achieve its high level of performance, the LMH6572

# Other Applications (Continued)

consumes 23 mA of quiescent current, which cannot be neglected when considering the total package power dissipation limit. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{JMAX}$  is never exceeded due to the overall power dissipation.

Follow these steps to determine the Maximum power dissipation for the LMH6572:

- 1. Calculate the quiescent (no-load) power:  $P_{AMP} = I_{CC}^*$  (V<sub>S</sub>), where V<sub>S</sub> = V<sup>+</sup> V<sup>-</sup>.
- 2. Calculate the RMS power dissipated in the output stage:  $P_D$  (rms) = rms ((V\_S - V\_{OUT}) \* I\_{OUT}), where V\_{OUT} and  $I_{OUT}$  are the voltage across and the current through the external load and V<sub>S</sub> is the total supply voltage.
- 3. Calculate the total RMS power:  $P_T = P_{AMP} + P_D$ .

The maximum power that the LMH6572 package can dissipate at a given temperature can be derived with the following equation:

 $\begin{array}{l} \mathsf{P}_{MAX} = (150^\circ - \mathsf{T}_{AMB})/ \ \theta_{JA}, \ \text{where} \ \mathsf{T}_{AMB} = \text{Ambient Temperature} \ (^\circ\text{C}) \ \text{and} \ \theta_{JA} = \text{Thermal Resistance from junction to} \\ \text{ambient for a given package} \ (^\circ\text{C/W}). \ \text{For the SSOP package} \\ \theta_{JA} \ \text{is} \ 125^\circ\text{C/W}. \end{array}$ 

#### ESD PROTECTION

The LMH6572 is protected against electrostatic discharge (ESD) on all pins. The LMH6572 will survive 2000V Human Body model and 200V Machine model events. Under normal

operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6572 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Shorting the power pins to each other will prevent the chip from being powered up through the input.

#### **EVALUATION BOARDS**

National Semiconductor provides the following evaluation boards as a guide for high frequency layout and as an aid in device testing and characterization. Many of the datasheet plots were measured with these boards.

| Device  | Package | Evaluation Board |  |  |
|---------|---------|------------------|--|--|
|         |         | Part Number      |  |  |
| LMH6572 | TSSOP   | LMH730151        |  |  |

An evaluation board can be shipped when a device sample request is placed with National Semiconductor.

